# **NOVEL HIGH-PRECISION CURRENT-MODE MULTIPLIER/DIVIDER**

<sup>3</sup>Hakan KUNTMAN

<sup>1</sup>Serdar MENEKAY <sup>2</sup>Rıza Can TARCAN e-mail: s.menekay@hho.edu.tr <sup>e</sup>-mail: tarcan@itu.edu.tr e-mail: kuntman@itu.edu.tr <sup>1</sup>Turkish Air Force Academy Education Development Branch Yesilyurt, 34149, Istanbul, Turkey

<sup>2,3</sup>Istanbul Technical University, Faculty of Electrical & Electronics, Department of Elec. & Com. Eng. Maslak, 34469, Istanbul, Turkey

Key words: reducing MOSFET's second order effects, square-root circuit, squarer/divider circuit, multiplier circuit

#### ABSTRACT

In this paper, a method to reduce the second order effects on the circuit performances caused by the small sized MOS transistors is proposed and a multiplier/divider circuit is designed using this method. The main advantages of the proposed circuit are reduced errors of the output current function, a smaller area on the chip, possibility of controlling the output current with the control voltage, operation at higher frequencies and more efficient power consumption.

#### **I. INTRODUCTION**

It is well known that the decrease in dimensions of MOS transistor in IC fabrication technology affects MOS transistor performance and the MOS transistor voltagecurrent relationship changes from square-law to linear. Therefore errors may occur in the output current function of the current-mode circuits employing small sized MOS transistors.

In this paper, a method is proposed to reduce the errors generated by the second order effects in the current-mode circuits employing MOS translinear loop, furthermore high-precision multiplier/divider circuit is designed and presented using this method. Analog building blocks such as analog modulator, frequency doubler and etc. can be easily obtained using the proposed multiplier/divider circuit. The output current function of the proposed circuit can be controlled by a control voltage. The proposed method enables the use of much smaller transistors and the circuits to be designed are smaller than their counterparts. Thus they may be operated at much higher frequencies.

The proposed circuit is appropriate to be used for filtering in square-root domain, fuzzy logic controllers, artificial neural networks, modulators, phase discriminators, filters. RMS-DC converters. sine/cosine adaptive synthesizers, cryptography systems etc.

# **II. CURRENT-MODE MULTIPLIER/DIVIDER** CIRCUIT

The multiplication of two signals is one of the most important operations in analog signal processing.

Recently several CMOS multipliers have been reported [1-6] and some of them are based on MOS translinear principle.

Translinear circuit principle which was originally formulated for loops of bipolar transistors is generalized and the MOS translinear (MTL) principle is derived by Seevinck [7]. MTL circuits are designed by applying MTL principle and used in synthesizing many nonlinear signal processing functions [8-10]. Square-root circuit and squarer/ divider circuit are two important structures of the MTL circuits. A multiplier/divider circuit can be obtained by using both square-root and squarer/divider circuit as in Figure 1 [11-12].



Figure 1. Simplified diagram of the multiplier/divider circuit.

Since  $I_x$  and  $I_y$  are the input currents of the square-root circuit, the output function of the first circuit can be written as in (1),

$$I_{sr} = \sqrt{I_x I_y} \tag{1}$$

Assuming that this current is the one of the input currents and applying a second  $I_w$  to the input, the output current of the whole circuit can be expressed as in (2),

$$I_{out} = \frac{I_{in}^{2}}{I_{w}} = \frac{\left(\sqrt{I_{x}I_{y}}\right)^{2}}{I_{w}} = \frac{I_{x}I_{y}}{I_{w}}$$
(2)

In order to implement a multiplier/divider circuit, squareroot and squarer/divider circuits must be designed. Both square-root circuit and squarer/divider circuit can be obtained by using either the up-down or stacked voltagetranslinear (VTL) loops shown in Figures 1a and 1b, respectively.

Figures 2a and 2b show a possible way of designing the square-root and squarer/divider circuit, using stacked VTL loops [13].

Assume that the aspect ratios of the transistors satisfy the  $\beta_1=\beta_2=\beta$  and  $\beta_3=\beta_4=2\beta$  where  $\beta$  is the transconductance parameter of the MOS transistor, (3) is obtained using the VTL law.

$$V_{GS1} + V_{GS2} = V_{GS3} + V_{GS4}$$
(3)

Assuming that the second order effects are negligable, the drain current of a MOS transistor operated in saturation can be expressed:

$$I_{D} = \frac{1}{2} \mu_{o} C_{ox} \frac{W}{L} (V_{GS} - V_{TH})^{2} = \frac{\beta}{2} (V_{GS} - V_{TH})^{2} (4)$$

 $V_{GS}$  voltage can be obtained from (4) and substituting this term into (3) assuming  $V_{TH}$  threshold voltage for each transistor are the same:

$$\sqrt{\frac{2I_1}{\beta}} + \sqrt{\frac{2I_2}{\beta}} = \sqrt{\frac{2I_3}{2\beta}} + \sqrt{\frac{2I_4}{2\beta}}$$
(5)

According to Figure 3, the drain currents of M3 and M4 are the same and taking the square on both sides of (5), the equation can be rewritten as:

$$I_{3} = \sqrt{I_{1}I_{2}} + \frac{1}{2}(I_{1} + I_{2})$$
(6)

Using the KCL equation at the output node, (7) can be obtained as:

$$I_{out} = I_5 = I_3 - \frac{1}{2} (I_1 + I_2) = \sqrt{I_1 I_2}$$
(7)

Equation (7) indicates the function of the current-mode square-root circuit.

Hence, a square-root circuit can be obtained if  $I_1$  and  $I_2$  are the input currents and the output current is a copy of  $I_5$ . Alternatively, a squarer/divider circuit is obtained if the output is a copy of either  $I_1$  or  $I_2$  and the inputs are the remaining two currents [14-15]



Figure 2. (a) Up-down VTL loop. (b) Stacked VTL loop.



Figure 3. Applications of the stacked VTL loop (a) Square-root cell (b) Squarer/divider cell.

### III. PROPOSED CURRENT-MODE MULTIPLIER/DIVIDER CIRCUIT

Nowadays, due to the decrease in dimensions of MOS transistors in IC fabrication technologies, second order effects cause more errors in the MOSFET performance. Actually drain current expression includes effects of W, L and  $V_{DS}$  on effective threshold, velocity saturation effects, effective mobility dependence on normal field and channel length modulation. Especially, the short-channel effects become more important in MOS transistors at channel lengths of about 1 $\mu$ m or less and require modifications to the MOS models as well as the circuits that are designed using these MOS transistors [16-18].

Due to the second order effects small sized MOS transistors don't operate properly and therefore errors may occur in the output current function of the current-mode circuits employing these transistors. From this point of view, square-root cell and squarer/divider cell which are given in Figure 3 are modified as shown in Figure 4.

The error of the output current function caused by second order effects can be reduced using the resistance R between the gates of the MOS transistors M2, M3 and letting the output current  $I_{out}$  flow through this resistance. In this case, a new voltage term that is added to the VTL loop function which eliminates the error of the output current function.





(b)

Figure 4. Modified current-mode circuits. (a) Square-root cell. (b) Squarer/divider cell.



Figure 5. Proposed current-mode multiplier/divider circuit.

Thus the proposed current-mode multiplier/divider circuit can be realized as shown in Figure 5.

Resistances depicted in Figure 4 are realized with the transistors in Figure 5 and their value can be controlled by the  $V_C$  control voltages. By this way output current function of the circuit can be controlled and the function errors of the current can be eliminated.

### **IV. SIMULATION RESULTS**

To verify the proposed circuit, SPICE simulations were performed using TSMC 0.35  $\mu$ m LEVEL 3 CMOS process parameters. The device dimensions of transistors used in the proposed circuit is shown in Table 1. The power supply voltage is 3V.

Table 1. Transistor dimensions.

Mb1

Mb2

Mb3

Mb4

Mb5

Mb6

Mb7

Mb8

Mb9

Mb10

W/L

[µm]

12/.7

12/.7

24/.7

24/.7

12/.7

12/.7

12/.7

12/.7

12/.7

6/.7

Mb11

Mb12

Mb13

Mb14

Mb15

Mb16

**Mb17** 

Mb18

**Mb19** 

W/L

[µm]

12/.7

12/.7

12/.7

6/.7

12/.7

12/7

12/.7

12/7

80/.7

W/L

[µm]

12/.7

12/.7

12/.7

12/.7

12/.7

12/7

12/.7

12/7

10/

Ma11

Ma12

Ma13

Ma14

Ma15

Ma16

Ma17

Ma18

Ma19

W/L

[µm]

6/.7

6/.7

12/.7

12/.7

12/.7

12/7

12/.7

12/.7

6/.7

6/.7

Ma1

Ma2

Ma3

Ma4

Ma5

Ma6

Ma7

Ma8

Ma9

Ma10

To obtain time domain SPICE simulation results of the proposed multiplier/divider circuit, the input current  $I_x$  is applied as a triangular wave with an amplitude of  $5\mu A$  where the other input currents  $I_y$  and  $I_w$  are constant dc currents with a value of  $8\mu A$ , as shown in Figure 6. The output currents of the proposed multiplier/divider circuit depicted in Figure 5, the conventional multiplier/divider circuit are observed and simulated with the ideal function as shown in Figure 7. In this simulation  $V_{C1}$  and  $V_{C2}$  are taken 2.09V and 5V respectively.



Figure 6. Input currents I<sub>x</sub>, I<sub>y</sub> and I<sub>w</sub> of the proposed multiplier/divider.



Figure 7. Comparison of the output currents and the ideal curve.

As expected, the characteristic of the output current function of the proposed multiplier/divider circuit shows approximately the ideal current function and the output current function of the conventional circuit is very different from the ideal curve. The output current function of the proposed circuit can be modified by changing  $V_{C1}$  and  $V_{C2}$  control voltage.

Figure 8 shows the absolute error of the simulated output, i.e.,  $(I_xI_y/I_w)$ - $I_z$ , where the input currents are  $I_x=I_y=I_w=5(2+\sin 2\pi ft) \mu A$  with f=1MHz.



Figure 8. Simulated absolute error of the proposed multiplier/divider.

As shown in Figure 8, the simulated absolute error is less than  $0.055\mu A$ , thus confirming the high precision of the proposed multiplier/divider circuit.

The small-signal bandwidth measured from the input  $I_x$  to the output (with  $I_y=I_w=15\mu A$ ) is 44MHz as shown in Figure 9.



Figure 9. Frequency characteristics of the proposed multiplier/divider.

The DC transfer characteristics of the multiplier/divider circuit are shown in Figure 10. Input currents were  $I_w=3\mu A$ ,  $I_y$  values ranging from  $2\mu A$  to  $10\mu A$  in  $2\mu A$  steps and  $I_x$  swept from 0 to  $10\mu A$ . As expected, the proposed multiplier/divider circuit shows approximately linear characteristics.



Figure 10. Simulated DC transfer characteristics of the multiplier/divider.

Figure 11 and Figure 12 shows the use of the multiplier as an analog amplitude modulator. Input currents are taken as  $I_x=5(1+\sin 2\pi ft) \mu A$  with f=0.2MHz,  $I_y=5(1+\sin 2\pi ft) \mu A$  with f=2MHz and  $I_w$  is taken as a fix current of 5 $\mu A$  as shown in Figure 11.



Figure 11. Input currnets of the multiplier/divider as an amplitude modulator.



Figure 12. Modulated ac output current of the multiplier/ divider as an amplitude modulator.

The main parameters of the proposed multiplier/divider circuit are shown in Table 2.

| Parameter                                  | Value                |
|--------------------------------------------|----------------------|
| Technology                                 | 0.35 µm CMOS         |
| Supply voltage                             | 3 V                  |
| THD (input: 10 µA <sub>pp</sub> at 1 MHz.) | 0.144 %              |
| BW (simulated)                             | 44 MHz.              |
| Area                                       | 0.01 mm <sup>2</sup> |
| Power consumption (10 µA DC inputs)        | 0.538 mW             |

Table 2. Performance parameters of the proposed circuit.

# V. CONCLUSION

In this paper, a method which reduces the errors generated by the second order effects in the current-mode circuits using MOS translinear loop is proposed, also highprecision multiplier/divider circuit is designed using this method. It presents interesting features such as very small area, power efficiency and precision. Hence, it is shown that proposed multiplier/divider circuit is suitable for fuzzy logic controllers, artificial neural networks, modulators, phase discriminators, adaptive filters, cryptography systems, RMS-DC converters, sine/cosine synthesizers etc.

# REFERENCES

- M. A. Hashiesh, S. A. Mahmoud, A. M. Soliman, "New Current-Mode and Voltage-Mode CMOS Analog Multipliers" Electrical, Electronic and Computer Engineering, ICEEC'04. International Conference on Page(s):435 – 438 5-7 Sept. 2004.
- C. A. De La Cruz-Blas, A. J. Lopez-Martin, A. Carlosena, "1.5V Four-Quadrant CMOS Current Multiplier/Divider" Electronics Letters Vol 39, Issue 5, Page(s):434 – 436, 6 March 2003.
- R. Garg, J. Govil, P. Goel, "MOS Translinear Principle Based Analogue Multiplier Divider" Mixed Design of Integrated Circuits and System, MIXDES 2006. Proceedings of the International Conference, Page(s):332 – 336, 22-24 June 2006
- G. Li; B. Maundy, "A Novel Four Quadrant CMOS Analog Multiplier/Divider" Circuits and Systems, ISCAS '04. Proceedings of the 2004 Int. Symposium on Vol. 1, Page(s):I-1108-1111, May-2004

- C. Premont, S. Cattet, R. Grisel, N. Abouchi, J. Chante, D. Renault, "A CMOS Multiplier/Divider Based On Current Conveyors" Circuits and Systems, ISCAS '98. Proceedings of the 1998 IEEE International Symposium on Page(s):69 – 71 Vol. 1, 31 May-3 June 1998.
- K. Kaewdang, C. Fongsamut, W. Surakampontorn, "A Wide-Band Current-Mode OTA-Based Analog Multiplier-Divider" Circuits and Systems, ISCAS'03. Proceedings of the 2003 International Symposium on Page(s):I-349-352 Vol. 1, 25-28 May 2003.
- E. Seevinck, R. J. Wiegerink, "Generalized Translinear Circuit Principle" IEEE J. Solid-State Circuits 26(8), pp.1098–1102, August 1991.
- 8. J. Mulder, A. C. vander Woerd, W. A. Serdijn, A. H. M. von Roermund, "Current-Mode Companding  $\sqrt{x}$ -Domain Integrator" Electronic Letters, vol. 32, issue 3, Feb. 1996, page(s) 198-199.
- J. Mulder, A. C. vander Woerd, W. A. Serdijn, "A 3.3V Current-Controlled √x-Domain Oscillator" Analog Integrated Circuits and Signal Processing, vol. 16, no 1, pp. 17-28, April 1998.
- M. Eskiyerli, A. J. Payne, "Square-Root Domain Filter Design and Performance" Analog Integrated Circuits and Signal Processing, vol. 22, no 2-3, pp. 231-243, March 2000.
- A. J. Lopez-Martin, A. Carlosena, "Design of MOS-Translinear Multiplier/Dividers In Analog VLSI", VLSI Design Journal, vol.11, no.4, pp.321-329, 2000
- A. J. Lopez-Martin, A. Carlosena, "A Versatile 1.5V Current-Mode CMOS Analog Multiplier/Divider Circuit" European Conference on Circuit Theory and Design, ECCTD'01, pp.II-89-92, 28-31 August 2001, Espoo, Finland.
- A. J. Lopez-Martin, A. Carlosena, "Systematic Design Of Companding Systems By Component Substitution", Analog Integrated Circ.and Signal Proc.,vol.28, pp.91-106, 2001.
- S. Menekay, R. C. Tarcan, H. Kuntman, "A Novel Higher Precision Current-Mode Square-Root Circuit" IEEE 14th Signal Processing and Communications Applications, pp. 1–4, Belek/Turkey 17-19 April 2006.
- S. Menekay, R. C. Tarcan, H. Kuntman, "Filtering in Square-Root Domain With A Novel High-Precision Current-Mode Square-Root Circuit", Proceedings of ISEECE'06: 3rd Int. Symp. and Exhib. on Elec. Electronic and Comp. Eng. pp.16-21, Nicosia, TRNC, November 23-25, 2006.
- P. R. Gray, P. J. Hurst, S. H. Lewis, R. G. Meyer, Analysis and Design of Analog Integrated Circuits. John Wiley & Sons, Inc., 2001.
- 17. Y. P. Tsividis "Operation and Modeling of the MOS Transistor", McGraw-Hill, New York, 1987.
- R. C. Tarcan, H. Kuntman "A New Low Distortion Analog Multiplier", AEU International Journal Of Electronics And Communications, Vol.57, No.6, pp. 365-371, 2003.