# Novel Current-Mode Second-Order Square-Root-Domain Highpass and Allpass Filter

Ali Kircay, and M. Serhat Keserlioglu

Pamukkale University, Faculty of Engineering, Department of Electrical & Electronics Engineering, Denizli, Turkey

akircay@pau.edu.tr, mskeserlioglu@pau.edu.tr,

### Abstract

In this paper, current-mode second-order square-rootdomain highpass, and allpass filters are proposed by using only a circuit. Literature survey showed that, current-mode second-order highpass and allpass filters are not proposed. The proposed circuit is derived from first-order blocks. The presented of the first-order blocks are based on the statespace synthesis method with two subcircuit; square-root and squarer/divider circuits. The proposed circuit has one input and one output and can realize highpass (HP), and allpass (AP) responses without any changes in the circuit topology. Only MOS transistors and grounded capacitors are required to realize the filter circuit. The center frequency of the filters can be electronically tuned by changing external currents. Time and frequency domain simulations are performed using PSPICE program for the filters to verify the theory and to show the performance of them. For this purpose, the filter is simulated by using TSMC 0.35 µm Level 3 CMOS process parameters.

#### 1. Introduction

Companding filters are studied by many researchers, because these filters have the advantages of high-frequency operation, electronically tunable, and large dynamic range under low power supply voltages [1-5]. The companding filters, in which the input signals are first compressed, then properly processed and finally expanded at the output such as log-domain and square-root-domain filters [1-5].

Companding filters are translinear circuits, whose principle based on the exponential I-V characteristics of BJTs and MOS transistors in weak inversion region [6-7]. The quadratic law of MOS is the linear transconductor that was proposed by Bult [8]. The MOS translinear (MTL) principle is derived by Seevinck [9] from the bipolar translinear (BTL) principle [6]. The quadratic law of MOS in strong inversion region and saturation region were used [3], [10-11]. MOS translinear approach is used to implementation of several analog building blocks such as square-root domain integrators [10], [12], differentiators [13], oscillators [14-15], filters [16-20]. Also, there are a lot of papers in literature about the current-mode geometric-mean and multiplier-divider circuits that are the basic building blocks for square-root-domain circuits [17-18]. The current-mode multiplier-divider has been realized using both geometric mean [21] and squarer-divider blocks [22-23].

A number of square-root-domain filters, including both voltage-mode and current-mode approach were presented by the authors in the literature. Second-order current-mode lowpass

and bandpass biquads are given in [3], second-order voltagemode lowpass and bandpass biquads are presented in [18], second order current-mode lowpass was given in [17] and is second order voltage-mode lowpass is presented in [20] and the fifth-order Chebyshev lowpass was given in [24]. Literature survey shows us, second-order highpass and allpass are not proposed. In this paper, by using the first order current-mode lowpass and via square-root-domain techniques and then the second order current-mode highpass and allpass filters were proposed by using this first order filter blocks. The proposed circuit has one input and one output and can realize highpass (HP), and allpass (AP) responses without any changes in the circuit topology.

# 2. The proposed current-mode second-order squareroot-domain HP and AP Filters

# 2.1. The realizations of first-order square-root-domain LP filter circuit

Up to now, current-mode square-root domain first-order lowpass filters have been presented in the literature [4], [25-27]. First order lowpass filter transfer function can be written as follows,

$$T_{LP}(s) = \frac{Y(s)}{U(s)} = \frac{I_{out}(s)}{I_{in}(s)} = \frac{a_2\omega_0}{s + a_1\omega_0}$$
(1)

where  $\omega_0$  is the cut-off frequency of filter and,  $a_1$  and  $a_2$  are constant. Transfer function was transformed to the following state-space equation [27]:

$$\dot{x}_1 = -a_1 \omega_0 x_1 + a_2 \omega_0 u \tag{2}$$

The output equation is [15]

$$v_{LP} = x_1 \tag{3}$$

where u is the input, y is the output and,  $x_I$  is the state variable. The Eq.(2) can be transformed into a set of nodal equations by using square mappings on the input and state variables. The following mappings can therefore be applied to quantities in equation:

$$x_1 = \frac{\beta}{2} (V_1 - V_{th})^2 \tag{4}$$

where  $\beta = \mu_0 C_{ox}(W/L)$ ,  $V_l$ , and  $V_{th}$  are the device transconductance parameter, the gate-to-source voltage and the threshold voltage, respectively.

The derivative of  $x_1$  is given by

$$\dot{x}_{1} = \beta \dot{V}_{1} (V_{1} - V_{th}) \tag{5}$$

The above relationship was applied to Eq.(2) then they are arranged to form the following nodal equations [27]:

$$C\dot{V}_1 = -a_1\sqrt{I_1} \frac{\omega_0 C}{\sqrt{2}\sqrt{\beta}} + a_2 \frac{\omega_0 C}{\sqrt{2}\sqrt{\beta}} \frac{I_{in}}{\sqrt{I_1}}$$
(6)

 $I_0$  are positive constants which are given by,

$$I_{0} = \frac{\omega_{0}^{2}C^{2}}{\beta}$$
(7)

$$I_{0i} = a_i^2 I_0 \quad i = 1,2 \tag{8}$$

Eq. (3), Eq. (6) and Eq. (7) can be arranged as,

$$C\dot{V}_{1} = -\sqrt{\frac{I_{01}I_{1}}{2}} + \sqrt{\frac{I_{02}I_{in}^{2}}{2I_{1}}}$$
(9)

$$y_{LP} = x_1 = \frac{\beta}{2} (V_1 - V_{th})^2$$
(10)

The realizations of first-order square-root domain LP filter circuits using Eq..(9) and Eq.(10) is shown in Fig.1. The cut-off frequency of LP filter is

$$\omega_0 = \frac{\sqrt{\beta}\sqrt{I_0}}{C} \tag{11}$$

It should be noted that  $\omega_0$  can electronically be tuned by changing  $I_0$ 

To obtain the proposed filter circuit, the filter structures need to be connected two subcircuits. First subcircuit is square-rootdomain structure and second subcircuit consists of square-rootdomain structure and squarer/divider structures. Current-mode square-root and current-mode squarer/divider circuits are the MOS translinear MTL circuits [22-23]. Fig.2 and Fig. 3 show the square-root and squarer/divider circuits [22-23]. Second subcircuit block diagram is shown in Fig. 4. Current-mode squarer/divider circuit is derived from [20].



Fig. 1. The first-order square-root-domain lowpass filter.



Fig. 2. Current-mode square-root circuit



Fig. 3. Current-mode squarer/divider circuit



Fig. 4. Second subcircuit: Current-mode square-root circuit connected to current-mode squarer/divider circuit.

The transistor dimensions are chosen as  $W/L=7\mu m/0.7\mu m$  for M<sub>1</sub>, M<sub>15</sub>, and M<sub>17</sub>,  $W/L=14\mu m/0.7\mu m$  for M<sub>2</sub>-M<sub>14</sub>, and  $W/L=3.5\mu m/0.7\mu m$  for M<sub>16</sub> for square-root and  $W/L=7\mu m/0.7\mu m$  for M<sub>1</sub>, M<sub>2</sub> and M<sub>15</sub>-M<sub>17</sub>, and  $W/L=14\mu m/0.7\mu m$  for M<sub>3</sub>-M<sub>14</sub>, for square-divider sub circuits and  $W/L=3.5\mu m/0.7\mu m$  for M<sub>1</sub>, M<sub>2</sub> and M<sub>3</sub>,  $W/L=14\mu m/0.7\mu m$  for M<sub>4</sub>-M<sub>5</sub> for LP

# 2.2The realizations of second-order square-root domain HP and AP filter circuit

The second order HP and AP filter block diagram can be realized by using two first order low-pass filter blocks as shown in Fig. 5. The second order HP and AP filter circuits can be achieved as shown in Fig. 6.



Fig. 5. The second order multi-output filter block diagram



Fig. 6. The second order current-mode multi-output filter

The aspect ratio of MOS transistors in second-order highpass filter circuit are chosen as W/L= $3.5\mu$ m/ $0.7\mu$ m for the transistors M<sub>1</sub> $\sim$ M<sub>6</sub> and W/L= $14\mu$ m/ $0.7\mu$ m for the transistors M<sub>7</sub> $\sim$ M<sub>28</sub>.

The transfer function of output filter in Fig. 6 can be extracted routine analysis. Then, the current equations at nodes that are capacitances are connected and the output variable can be written as follows,

$$C\dot{V}_{1} = -\sqrt{\frac{I_{01}I_{1}}{2}} + \sqrt{\frac{I_{02}I_{in}^{2}}{2I_{1}}}$$
(12)

$$C\dot{V}_{2} = -\sqrt{\frac{I_{03}I_{2}}{2}} + \sqrt{\frac{I_{04}I_{HP1}^{2}}{2I_{2}}}$$
(13)

$$I_{LP1} = I_1 \tag{14a}$$

$$I_{HP1} = I_1 - I_{in} \tag{14b}$$

$$I_{OUT} = I_2 - I_{HP1} \tag{14c}$$

The transfer function of output filter is given as written in Eq. (15)

$$I_{OUT} = I_2 - I_{HP1}$$
  
=  $\frac{s^2 + (a_1 - a_2 + a_3 - a_4)\omega_0 s + (a_2 - a_1)(a_4 - a_3)\omega_0^2}{s^2 + (a_1 + a_3)\omega_0 s + a_1a_3\omega_0^2} I_{in}$ <sup>(15)</sup>

If the constants are chosen as  $a_1=a_2=a_3=a_4=1$  the transfer function in Eq. (15) is reduced as

$$\frac{I_{out}}{I_{in}} = \frac{s^2}{s^2 + 2\omega_0 s + \omega_0^2}$$
(16)

If the constants are chosen as  $a_1=a_3=1$  and  $a_2=a_4=2$  the transfer function in Eq. (15) is reduced as

$$\frac{I_{out}}{I_{in}} = \frac{s^2 - 2\omega_0 s + \omega_0^2}{s^2 + 2\omega_0 s + \omega_0^2}$$
(17)

The filter quality factor can be increased by adding feedback subcircuit. The Eq.(16) is HP filter and Eq.(17) is AP filter transfer function. The natural frequency of HP and AP filters are

$$\omega_0 = \frac{\sqrt{\beta I_0}}{C} \tag{18}$$

It should be noted that  $\omega_0$  can electronically be tuned by changing  $I_0$ 

## 3. Simulation Results

The proposed second-order square-root domain filters were simulated by  $TSMC \ 0.35\mu m$  Level 3 CMOS process parameters. The circuits parameters are chosen as,  $V_{DD}=3V$ ,  $I_o=40\mu A$  and C=20pF. The natural frequency of filters is about  $f_o=1MHz$ . The gain and phase response of second-order current-mode square-root-domain HP and AP filters are shown in Fig. 7 and Fig. 8, respectively.

The gain responses of second-order HP and AP filters for different natural frequency could be obtained by varying external dc currents value  $I_0$ . The center frequency of the second order band-pass filter changes from about 350 kHz to 1000 kHz, when  $I_0$  dc bias current is changed from  $4\mu A$  to  $40\mu A$ . Thus the natural frequency of the filters can be adjusted in a frequency range of 650 kHz. The cut-off frequency tuning range for gain

responses of the second order HP and AP filters are shown in Fig. 9 and Fig. 10 respectively and tuning range for phase responses of the second order AP filter is shown in Fig. 11.



Fig. 7. Gain responses of second-order HP and AP filters



Fig. 8. Phase response of second-order current-mode squareroot-domain filters



Fig. 9. Gain responses of second-order HP filter for different natural frequency



Fig. 10. Gain responses of second-order AP filter for different natural frequency



Fig. 11. Phase responses of second-order AP filter for different natural frequency

Fig.12 shows the time-domain response of the second order AP filter. A sine-wave input at a frequency of 950 kHz was applied to the filter.



Fig. 12. Time-domain response of second-order AP filter

The HP and AP output signal's THD (Total harmonic distortion (%)) were measured as 1.27% and 2.65% respectively. The filter was set to 1.0MHz cut-off frequency with  $I_0=40\mu A$ , and the input frequency was also set to this value. Then, a sinusoidal signal with  $10\mu A$  peak-to-peak amplitude was applied to the filter. Total power dissipation of the filter is less than 5mW.

### 4. Conclusion

Second-order current-mode square-root-domain highpass, and allpass filters structures are presented. A systematic synthesis procedure to derive the filter circuit is also given. PSPICE simulations are provided to confirm the theoretical analysis. The presented filters have the following advantages:

- realizing linear system with inherently nonlinear circuit building blocks.
- ii) can be electronically tuned,
- iii) employs only MOSFETs and grounded capacitor,
- iv) suitable for VLSI (very large-scale integration) technologies.
- v) suitable for low voltage/power applications.

It is expected that the proposed current-mode square-rootdomain first-order filters will be useful in the design of analog signal processing applications.

### 5. References

- [1] R. W. Adams, "Filtering in the log-domain", in 63n AES Con. J, New York, 1979.
- [2] D. R. Frey, "Log-domain filtering: An approach to currentmode filtering", *IEE Proc. G*, vol. 140, pp.406–416, 1993.
- [3] M. Eskiyerli, and A. J. Payne, "Square Root Domain filter design and performance", *Analog Integr. Circuits Signal Process*, 22, pp. 231–243, 2000.
- [4] J. Mulder, "Static and dynamic translinear circuits", Delft University Press, Netherlands, 1998
- [5] A. J. Lopez-Martin, A. Carlosena "1.5 V CMOS companding filter", *Electronics Letters*, Vol.: 38, Issue: 22, pp.: 1346-1348, 2002.
- [6] B. Gilbert, "Translinear circuits: A proposed classification", *Electron. Lett.*, vol. 11(1), pp. 14–16, Jan. 1975.
- [7] J. Ngarmnil, and C. Toumazou, "Micropower log-domain active inductor", *Electron. Lett.*, 32, (11), pp. 953–955, 1996.
- [8] K. Bult, and H. Wallinga, "A class of analog CMOS circuits based on the square-law characteristic of an MOS transistor in saturation." *IEEE J. Solid-State Circuits*, vol. 22, pp. 357–365, 1987.
- [9] E. Seevinck, and R. J. Wiegerink, "Generalized translinear circuit principle", *IEEE J. Solid-State Circuits*, 26, (8), pp. 1098–1102, 1991.
- [10] J. Mulder, A.C. van der Woerd, W.A. Serdijn, and A.H.M. van Roermund, "Current-mode companding √x-domain integrator." *Electronics Letters*, vol. 32, pp. 198–199, 1996.
- [11] A. J. Lopez-Martin, and A. Carlosena, "1.5 V CMOS companding filter", *Electron. Letters*, 38, (22), pp. 1299– 1300, 2002.
- [12] C. Psychalinos, S. Vlassis "A high performance squareroot domain integrator". *Analog Integrated Circuits Signal Process*, 32:97–101, 2002.

- [13] S. Vlassis, and C. Psychalinos, "A Square-Root Domain Differentiator Circuit", *Analog Integrated Circuits and Signal Processing*, 40, 53–59, 2004.
- [14] J. Mulder, A. C. Van der Woerd, W. A. Serdijn, and. A.H.M. Van Roermund, "A 3.3 V current controlled √xdomain oscillator." *Analog Integrated Circuits and Signal Processing*, vol. 16, pp. 17–28, 1998.
- [15] K. O. Mohammed and A. M. Soliman, "A tunable squareroot domain oscillator." *Analog Integrated Circuits and Signal Processing*, vol. 43, pp 81–85, 2005.
- [16] G. J. Yu, B. D. Liu, Y. C. Hsu, and C. Y. Huang, "Design of Log Domain Low-Pass Filters by MOSFET Square Law", *The Second IEEE Asia Pacific Conference on ASICs*, Aug 28-30, 2000.
- [17] J. Veerendra Kumar and K. Radhakrishna Rao, "A Low-Voltage Low Power CMOS Companding Filter", *Proceedings of the 16th International Conference on VLSI Design (VLSI'03)* 2003.
- [18] G. J. Yu, B. D. Liu, Y. C. Hsu, and C. Y. Huang, "Design of Square-Root Domain Filters", *Analog Integrated Circuits and Signal Processing*, 43, 49–59, 2005
- [19] G. J. Yu, B. D. Liu, Y. C. Hsu, and C. Y. Huang, "Design of Current-Mode Square-Root Domain Band-Pass Filter with Reduced Voltage", *Analog Integrated Circuits and Signal Processing*, 44, 239–250, 2005.
- [20] S. Menekay, R. C. Tarcan, H. Kuntman, "The Second-order low-pass filter design with a novel higher precision square-root circuit", *Istanbul Univ.*, J. Electr. Electron., 7, 1, 323–729, 2007.
- [21] A. J. Lopez-Martin, and A. Carlosena, "Geometric-Mean Based Current-Mode CMOS Multiplier/Divider", *Circuits and Systems, ISCAS '99, Proceedings of the 1999 IEEE Int. Symposium*, vol.1, pp. 342–345, Jul 1999.
- [22] S. Menekay, R. C. Tarcan, H. Kuntman "Novel highprecision current-mode multiplier/divider" *International Conference on Electrical and Electronics Engineering*, (ELECO-2007), pp. 5–9, 2007.
- [23] A. J. Lopez-Martin, and A. Carlosena, "Current- Mode Multiplier- Divider Circuits Based on the MOS Translinear Principle", *Analog Integrated Circuits and Signal Processing*, Vol. 28, No. 3, pp. 265-278, September, 2001.
- [24] C. Psychalinos, and S. Vlassis, "A Systematic Design Procedure for Square-Root-Domain Circuits Based on the Signal Flow Graph Approach", *IEEE Tran. on Circuits and Systems-I: Fundamental Theory and App.*, V. 49, no. 12, December 2002.
- [25] C. A. De la Cruz-Blas, A. J. Lopez-Martin, A. Carlosena "1.5 V tunable square-root-domain filter", *Electronics Letters*, Vol.: 40, Issue: 4, pp.: 213-214, 2004.
- [26] J. V. Kumar, K. R. Rao "A low-voltage low power squareroot domain filter", 2002 Asia-Pacific Conference on Circuits and Systems, APCCAS '02, 2002
- [27] M. S. Keserlioglu, A. Kircay, "The design of current-mode electronically tunable first-order square-root domain filters using state-space synthesis method", *International Review* on *Modelling and Simulations*, Vol.2, N.2, pp.124-128, April 2009.